CCS C Software and Maintenance Offers
FAQFAQ   FAQForum Help   FAQOfficial CCS Support   SearchSearch  RegisterRegister 

ProfileProfile   Log in to check your private messagesLog in to check your private messages   Log inLog in 

CCS does not monitor this forum on a regular basis.

Please do not post bug reports on this forum. Send them to support@ccsinfo.com

SPI porblem while migration from PIC18F252 to PIC18F2525

 
Post new topic   Reply to topic    CCS Forum Index -> General CCS C Discussion
View previous topic :: View next topic  
Author Message
maozaohad
Guest







SPI porblem while migration from PIC18F252 to PIC18F2525
PostPosted: Wed Apr 26, 2006 2:28 am     Reply with quote

I'm using a system , where the PIC is connected to a TI DSP, and have tried to migrate my code from PIC18F252 to PIC18F2525. the PIC is working in SPI slave mode and the TI is the master.
I have a problem , where msgs sent from the PIC to the TI , are received correctly , and all the msgs from the TI DSP to the PIC are received with errors. I haven't made any changes with the TI DSP.
I've tried connecting CCS support a few times , and they couldn't help me.

my SPI_Enable routine looks like :
void SpiEnable()
{
DDR_OUT(SPI_DOUT);
DDR_IN(SPI_CLK);
DDR_IN(SPI_DIN);
setup_spi(SPI_SLAVE|SPI_L_TO_H|SPI_CLK_DIV_4);
}



where DDR_IN/DDR_OUT are defined as
#define DDR_IN(x) bit_set(*(x/8 + 0x12), x%8) //GPIO
#define DDR_OUT(x) bit_clear(*(x/8 + 0x12), x%8)
#define SPI_CLK PIN_C3
#define SPI_DIN PIN_C4
#define SPI_DOUT PIN_C5


Which will simply set the relevent bit in the relevent register.

any ideas ?
PCM programmer



Joined: 06 Sep 2003
Posts: 21708

View user's profile Send private message

PostPosted: Wed Apr 26, 2006 1:40 pm     Reply with quote

The setup_spi() function sets the proper TRIS. You don't need to add
lines of code to do it. I checked the generated ASM code for PCH vs.
3.249 and it is correct.
Code:
.... setup_spi(SPI_SLAVE|SPI_L_TO_H|SPI_CLK_DIV_4); 
0018:  BCF    SSPCON.5
001A:  BCF    TRISC.5  // SDO = output
001C:  BSF    TRISC.4    // SDI = input
001E:  BSF    TRISA.5    // SS = input
0020:  BSF    TRISC.3   // SCK = input
0022:  MOVLW  24
0024:  MOVWF  SSPCON
0026:  MOVLW  00
0028:  MOVWF  SSPSTAT

Because you are manually setting the TRIS when you don't have to,
I suspect that you are doing other things in your program that are
directly setting hardware. These things may be causing a problem
when you migrate to another PIC.

If you're getting data errors, you may have selected the wrong SPI mode.
Consider setting up the mode by using the constants shown in this post:
http://www.ccsinfo.com/forum/viewtopic.php?t=26662&start=4
maozaohad
Guest







SPI porblem while migration from PIC18F252 to PIC18F2525
PostPosted: Thu Apr 27, 2006 9:29 am     Reply with quote

10x, for your answer.
Things are still not working , here is some more info
* I've compared all the registers from PIC252 and PIC2525 , same registers use the same address on the 252 and 2525 , along with bit allocation inside the registers(besides extra registers that are added in the 2525)
* I've noticed that I'm doing extra work , by setting the bits manually , but I've checked the influence on the registers , and all is OK
I'm working in a slave mode , in the following mode of operation
* Master sends data - Slave send summy data
*Master sends dummy data - Slave sends data , as mentioned in paragraphe 17.3.4 in the PIC18F252 Data sheet.
The clock idle state is low '0'
both master and slave change the data pin while clock change its state from low (idle) to high (active) , so the other device samples the data whenc clk chage its state from high to low - I've verified this using a scope
What is very odd , is that when using the correct mode which is
setup_spi(SPI_SLAVE|SPI_L_TO_H|SPI_CLK_DIV_4) , with or withut SPI_SS_DIABLED , data is received correctly at the master side , and while the master transmits the data correctly (verified on the scope) , data is not recieved at the slave.

When I'm doing something which is totally wrong , and that is conifguring the port with
setup_spi(SPI_SLAVE|SPI_H_TO_L|SPI_CLK_DIV_4 | SPI_SAMPLE_AT_END | SPI_SS_DISABLED );
which will config sspstat.bit6 (CKE) to be 1 - which is wrong , and moreve rwill config sspstat.bit7 (SMP) to be 1 - which is wrong - "SMP must be cleared when SPI is used is Slave mode" section 17.3.1 in the data sheet
In this configuration - Data is received correctly at the slave sides , and the slave sends garbeage to the master.


All reading and writing is done via #int_ssp ISR
Do you have any ideas ?
Display posts from previous:   
Post new topic   Reply to topic    CCS Forum Index -> General CCS C Discussion All times are GMT - 6 Hours
Page 1 of 1

 
Jump to:  
You cannot post new topics in this forum
You cannot reply to topics in this forum
You cannot edit your posts in this forum
You cannot delete your posts in this forum
You cannot vote in polls in this forum


Powered by phpBB © 2001, 2005 phpBB Group